Citation

BibTex format

@article{Que:2024:10.1145/3640464,
author = {Que, Z and Fan, H and Loo, M and Li, H and Blott, M and Pierini, M and Tapper, A and Luk, W},
doi = {10.1145/3640464},
journal = {ACM Transactions on Embedded Computing Systems},
title = {LL-GNN: Low Latency Graph Neural Networks on FPGAs for High Energy Physics},
url = {http://dx.doi.org/10.1145/3640464},
volume = {23},
year = {2024}
}

RIS format (EndNote, RefMan)

TY  - JOUR
AB - This work presents a novel reconfigurable architecture for Low Latency Graph Neural Network (LL-GNN) designs for particle detectors, delivering unprecedented low latency performance. Incorporating FPGA-based GNNs into particle detectors presents a unique challenge since it requires sub-microsecond latency to deploy the networks for online event selection with a data rate of hundreds of terabytes per second in the Level-1 triggers at the CERN Large Hadron Collider experiments. This article proposes a novel outer-product based matrix multiplication approach, which is enhanced by exploiting the structured adjacency matrix and a column-major data layout. In addition, we propose a custom code transformation for the matrix multiplication operations, which leverages the structured sparsity patterns and binary features of adjacency matrices to reduce latency and improve hardware efficiency. Moreover, a fusion step is introduced to further reduce the end-to-end design latency by eliminating unnecessary boundaries. Furthermore, a GNN-specific algorithmhardware co-design approach is presented which not only finds a design with a much better latency but also finds a high accuracy design under given latency constraints. To facilitate this, a customizable template for this low latency GNN hardware architecture has been designed and open-sourced, which enables the generation of low-latency FPGA designs with efficient resource utilization using a high-level synthesis tool. Evaluation results show that our FPGA implementation is up to 9.0 times faster and achieves up to 13.1 times higher power efficiency than a GPU implementation. Compared to the previous FPGA implementations, this work achieves 6.51 to 16.7 times lower latency. Moreover, the latency of our FPGA design is sufficiently low to enable deployment of GNNs in a sub-microsecond, real-time collider trigger system, enabling it to benefit from improved accuracy. The proposed LL-GNN design advances the next generation of trigg
AU - Que,Z
AU - Fan,H
AU - Loo,M
AU - Li,H
AU - Blott,M
AU - Pierini,M
AU - Tapper,A
AU - Luk,W
DO - 10.1145/3640464
PY - 2024///
SN - 1539-9087
TI - LL-GNN: Low Latency Graph Neural Networks on FPGAs for High Energy Physics
T2 - ACM Transactions on Embedded Computing Systems
UR - http://dx.doi.org/10.1145/3640464
VL - 23
ER -